# SV Project - Synchronous FIFO



Mahmoud S. Zahran

# Table of contents

| I.   | Definition of FIFO            |
|------|-------------------------------|
| II.  | Verification Plan             |
| III. | RTL Bugs Report               |
| IV.  | Design and SVA codes snippets |
| V.   | Do File                       |
| VI.  | Questa snippets               |
| VII. | Coverage Report               |

# I. Definition of FIFOStands for "First In, First Out."

FIFO is a method for organizing, processing or retrieving data or other objects in a queue. In a FIFO system, the data that has been waiting the longest gets processed first whenever there is an opening. New objects are added to the back of the queue and must wait their turn as the system processes each object in order.

The FIFO model is one of the most basic ways to process data. It does not allow one object to jump the line or weigh the priority of multiple items when choosing what to process next — everything waits its turn without exception. The opposite of the FIFO model is the LIFO model, or last-in-first-out, where the newest entry is processed first.

Many computer queues operate using a FIFO model. For example, a network printer in a busy office will use a FIFO queue to schedule print jobs as they come in, even if your document is only two pages and the job right before yours is a hundred. Computers also typically use FIFO scheduling when pulling data from an array or buffer. Disk write scheduling, process scheduling, and message systems also often use a FIFO model to handle requests in order without consideration for high or low priority.

#### II. Verification Plan

| Label   | Description                                                                                   | Stimulus Generation                                                                                           | Functional Coverage                                                            | Functionality Check                                                                  |
|---------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| FIFO_1  | When the reset is asserted, the internal pointers, counter and overflow, underflow will reset | randomized with constraint that drives reset to be off most of the sim time                                   | -                                                                              | immediate assertion to check the reset functionality                                 |
| FIFO_2  | When wr_en and rd_en are high and the<br>fifo is empty, the priorty is to write to<br>fifo    | Randomization under constraint on wr_en<br>to be high 70% of the time and rd_en to<br>be high 30% 0f the time | coverpoints wr_en and rd_e n<br>and cross cover with empty<br>and full signals | concurent assertion to check count is increased                                      |
| FIFO_3  |                                                                                               | Randomization under constraint on wr_en to be high 70% of the time and rd_en to be high 30% of the time       | coverpoints wr_en and rd_en<br>and cross cover with empty<br>and full signals  | concurent assertion to check count is decreased                                      |
| FIFO_4  | When wr_en is high and rd_en is low<br>and the fifo is not full, write operation is<br>done   | Randomization under constraint on wr_en to be high 70% of the time                                            | cross cover between wr_en<br>and full signal                                   | concurent assertion to check count is increased, self check using reference model    |
| FIFO_5  | When wr_en is low and rd_en is high<br>and the fifo is not empty, read operation<br>is done   | Randomization under constraint on wr_en to be high 30% of the time                                            | cross cover between rd_en and empty signal                                     | concurent assertion to check count is decreased, self check using reference model    |
| FIFO_6  | When count is equal to depth - 1                                                              |                                                                                                               | cross cover between almostfull and wr_en and rd_en                             | immediate assertion to check almostfull is high, self<br>check using reference model |
| FIFO_7  | When count is equal to 1                                                                      |                                                                                                               | cross cover between<br>almostempty and wr_en and<br>rd en                      | immediate assertion to check almostempty is high, self check using reference model   |
| FIFO_8  | When wr_en is high and fifo is not full.<br>wr ack is high                                    |                                                                                                               | cross cover between wr_ack<br>and wr en and rd en                              | concurent assertion to check wr_ack is high, self check using reference model        |
| FIFO_9  | When wr_en is high and fifo is full, overflow is high                                         |                                                                                                               | cross cover between overflow<br>and wr_en and rd_en                            | concurent assertion to check overflow is high, self check using reference model      |
| FIFO_10 | When rd_en is high and fifo is empty, underflow is high                                       |                                                                                                               |                                                                                | concurent assertion to check underflow is high, self<br>check using reference model  |
| FIFO_11 | When count = depth, fifo is full                                                              |                                                                                                               | cross cover between full and<br>wr en and rd en                                | immediate assertion to check full is high, self check using reference model          |
| FIFO_12 | When count = 0, fifo is empty                                                                 |                                                                                                               | cross cover between empty<br>and wr_en and rd_en                               | immediate assertion to check empty is high, self check using reference model         |
| FIFO_13 | data_in                                                                                       | Randomized during the simulation                                                                              |                                                                                |                                                                                      |

# III. RTL Bugs Report

1.

# Original design

```
always @(posedge clk or negedge rst_n) begin
    if (!rst_n) begin
        wr_ptr <= 0;
end</pre>
```

# Modified design

```
if (!f_if.rst_n) begin
    wr_ptr <= 0;
    f_if.overflow <= 0; // reset overflow signal
    f_if.wr_ack <= 0; // reset wr_ack signal
end</pre>
```

2.

Original design

```
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
rd_ptr <= 0;
end
```

Modified design

```
if (!f_if.rst_n) begin
   rd_ptr <= 0;
   f_if.underflow <= 0; // reset underflow signal
end</pre>
```

3. Original design

```
assign underflow = (empty && rd_en)? 1 : 0;
```

Modified design

```
else begin
  if (f_if.empty && f_if.rd_en) // make underflow signal sequential
  | f_if.underflow <= 1;
  else
  | f_if.underflow <= 0;
end</pre>
```

4.

Original design

```
assign almostfull = (count == FIFO_DEPTH-2)? 1 : 0;
```

Modified design

assign f\_if.almostfull = (count == f\_if.FIF0\_DEPTH-1) ? 1 : 0; // modify the almostfull signal to match design specs

5.

#### Original design

```
else begin
    if (({wr_en, rd_en} == 2'b10) && !full)
        count <= count + 1;
    else if (({wr_en, rd_en} == 2'b01) && !empty)
        count <= count - 1;
end</pre>
```

#### Modified design

```
else begin

if ({f_if.wr_en, f_if.rd_en} == 2'b10 && !f_if.full)

| count <= count + 1;
else if ({f_if.wr_en, f_if.rd_en} == 2'b01 && !f_if.empty)

| count <= count - 1;
else if ({f_if.wr_en, f_if.rd_en} == 2'b11 && f_if.full) // add unhandled case

| count <= count - 1;
else if ({f_if.wr_en, f_if.rd_en} == 2'b11 && f_if.empty) // add unhandled case

| count <= count + 1;
end</pre>
```

#### IV. Design and SVA Codes snippets

#### 1. Assertions

```
'ifdef SIM
// reset
always.comb begin
if([i_if.rst_n])
reset: assert final(|wr_ptr && !rd_ptr && !count);
end
//full
always.comb begin
if([i_if.rst_n] && (count== f_if.FIFO_DEPTH)]
one_full: assert final(f_if.full);
//almostfull
if([i_if.rst_n] && (count== f_if.FIFO_DEPTH)])
two_almostfull: assert final(f_if.almostfull);
//empty
if([i_if.rst_n] && (count== 0))
three_empty: assert final(f_if.empty);
//almostempty
if([i_if.rst_n] && (count== 0))
three_empty: assert final(f_if.almostempty);
end
//overflow
property five;
@(poosedge f_if.clk) disable iff(!f_if.rst_n) (f_if.full && f_if.wr_en) |=> f_if.overflow;
endpropperty
overflow_flag_assert: assert property(five);
overflow_flag_assert: assert property(five);
//underflow
property six;
@(poosedge f_if.clk) disable iff(!f_if.rst_n) (f_if.empty && f_if.rd_en) |=> f_if.underflow;
endpropperty
overflow_flag_assert: assert property(six);
underflow_flag_assert: assert property(six);
```

```
//wr_ack
property seven;
@(posdage f_if.clk) disable iff(lf_if.rst_n) (f_if.wr_en && count< f_if.FIFO_DEPTH) |=> f_if.wr_ack;
endproperty
wr_ack_flag_cover: cover property(seven);
wr_ack_flag_cover: cover property(seven);
//write
property eight;
@(posdage f_if.clk) disable iff(lf_if.rst_n) (f_if.wr_en && !f_if.rd_en && !f_if.full) |=> $past(count+ 1'b1);
endproperty
write_assert: assert property(eight);
write_cover: cover property(eight);
//read
property nine;
@(posdage f_if.clk) disable iff(lf_if.rst_n) (!f_if.wr_en && f_if.rd_en && !f_if.empty) |=> (count+ 1'b1);
endproperty
read_assert: assert property(nine);
read_cover: cover property(nine);
//write priority
property ten;
@(posdage f_if.clk) disable iff(!f_if.rst_n) (f_if.wr_en && f_if.rd_en && f_if.full) |=> (count+ 1'b1);
endproperty
write_pri_assert: assert property(ten);
write_pri_cover: cover property(ten);
//read priority
property eleven;
@(posdage f_if.clk) disable iff(!f_if.rst_n) (f_if.wr_en && f_if.rd_en && f_if.empty) |=> $past(count+ 1'b1);
endproperty
endpri_cover: cover property(eleven);
read_pri_assert: assert property(eleven);
```

#### 2. FIFO\_top

#### 3. FIFO transaction (constraints)

```
int RD_EN_ON_DIST = 30;
int WR_EN_ON_DIST = 70;

constraint rst_dist{rst_n dist {0:=1, 1:=99};} //rst
    constraint write_enable_dist { wr_en dist {0 := 100 - WR_EN_ON_DIST, 1 := WR_EN_ON_DIST}; } //write
    constraint read_enable_dist { rd_en dist {0 := 100 - RD_EN_ON_DIST, 1 := RD_EN_ON_DIST}; } //read
```

4. FIFO monitor

```
fork
    begin
    fifo_coverage.sample_data(fifo_txn);
end

begin
    @(posedge f_if.clk);
    #2;
    fifo_scoreboard.check_data(fifo_txn);
end
join
if (test_finished) begin
if (test_finished) begin
$display("Test finished!");
$display("Correct Count: %0d", correct_count);
$display("Error Count: %0d", error_count);
$stop;
```

5.

6. FIFO\_scoreboard (check and reference functions)

```
//reference model
function void reference_model(input FIFO_transaction fifo_txn);
fork

begin // write
    if (!fifo_txn.rst_n) begin
    wr ack ref = 0;
    overflow_ref = 0;
    full_ref = 0;
    almostfull_ref = 0;
    mem_queue.delete();
    end else if (fifo_txn.wr_en && count < FIFO_DEPTH) begin
    wr_ack_ref = 1;
    mem_queue.epush_back(fifo_txn.data_in);
    end else begin
    wr ack_ref = 0;
    overflow_ref = (full_ref && fifo_txn.wr_en) ? 1 : 0;
    end
end

begin //read
    if (!fifo_txn.rst_n) begin
    empty_ref = 0;
    underflow_ref = 0;
    almostempty_ref = 0;
    end else if (fifo_txn.rd_en && count != 0) begin
    data_out_ref = mem_queue.pop_front();
    end else begin
    underflow_ref = (empty_ref && fifo_txn.rd_en) ? 1 : 0;
    end
end

join</pre>
```

#### 7. FIFO coverage (covergroup)

```
coverpoint F_cvg_txm_wr=en;
// coverpoint f_cvg_txm_wr=en;
rd_en_cp: coverpoint f_cvg_txm_den;
rd_en_cp: coverpoint f_cvg_txm_den;
full_cp: coverpoint f_cvg_txm_almostfull;
empty_cp: coverpoint f_cvg_txm_almostfull;
almostrull_cp: coverpoint f_cvg_txm_almostfull;
almostrull_cp: coverpoint f_cvg_txm_almostfull;
almostrull_cp: coverpoint f_cvg_txm_order_low;
underflow_cp: coverpoint f_cvg_txm_order_low;
underflow_cp: coverpoint f_cvg_txm_index_low;
underflow_cp: coverpoint f_cvg_txm_index_low;
// cross coverage
w_full: cross w_en_cp, almostfull;
w__empty: cross w_en_cp, sempty_cp;
w_almostfull: cross w_en_cp, almostfull;
w_almostfull: cross w_en_cp, almostfull;
w_m_almostenpty: cross w_en_cp, almostfull;
p;
w_m_underflow: cross w_en_cp, cp, underflow_cp;
w_m_underflow: cross w_en_cp, underflow_cp;
w_m_underflow: cross w_en_cp, underflow_cp;
w_m_underflow: cross w_en_cp, underflow_cp;
w_m_underflow: cross w_en_cp, underflow_cp;
impore_bins w_ene_lw_m_akk = lbinsof(w_en_cp) intersect(1) && binsof(w_ack_cp) intersect(1);
}

rd_full: cross rd_en_cp, full_cp(
    ignore_bins rd_en_full1 = binsof(rd_en_cp) intersect(1) && binsof(full_cp) intersect(1);
}

rd_substitull: cross rd_en_cp, almostfull_cp;
rd_almostenpty: cross rd_en_cp, almostfull_cp;
rd_almostenpty: cross rd_en_cp, almostfull_cp;
rd_underflow: cross rd_en_cp, almostfull_cp;
rd_underflow: cross rd_en_cp, underflow_cp;
ignore_bins rd_ene_underflow1 = lbinsof(rd_en_cp) intersect(1) && binsof(underflow_cp) intersect(1);
}

v_end_group:
cross rd_en_cp, w_ack_cp;
cross rd_e
```

#### 8. FIFO test

```
initial begin
    f_if.data_in = 0; f_if.wr_en = 0; f_if.rd_en = 0;
    assert_reset();
    repeat(100000) begin
        assert(fifo_txn.randomize());
        f_if.rst_n = fifo_txn.rst_n;
        f_if.wr_en = fifo_txn.wr_en;
        f_if.rd_en = fifo_txn.rd_en;
        f_if.rd_ata_in = fifo_txn.data_in;
        @(negedge f_if.clk);
    end
    test_finished = 1; // singnal to be asserted when test finished
end
```

#### V. Do File

```
vlib work
vlog -f src_fifo_files.txt -mfcu +define+SIM +cover
vsim -voptargs=+acc work.FIFO_top -classdebug -uvmcontrol=all -cover
add wave /FIFO_top/f_if/*
coverage save FIFO_top.ucdb -onexit
run -all
```

#### VI. Questa snippets

#### 1. Report of results

```
# Test finished!
# Correct Count: 200002
# Error Count: 0
# ** Note: $stop : FIFO_monitor.sv(42)
# Time: 1000017 ns Iteration: 0 Instance: /FIFO_top/MONITOR
# Break in Module FIFO_monitor at FIFO_monitor.sv line 42
```

#### 2. Waveform snippets

Empty signal is high when count == zero



➤ Almostempty is high when count == 1



> Full signal is high when count == 8



➤ Almostfull signal is high when count == 7



When wr\_en is high and not full wr\_ack is high



When rd\_en is high and fifo is empty underflow signal is high



When wr\_en is high and full overflow is high



#### 3. Assertions passed correctly

| ▲ Assertions ==================================== |                |          |        |               |            |
|---------------------------------------------------|----------------|----------|--------|---------------|------------|
| ▼ Name                                            | Assertion Type | Language | Enable | Failure Count | Pass Count |
| ±   _▲ /FIFO_top/DUT/reset                        | Immediate      | SVA      | on     | 0             | 1          |
| ▲ /FIFO_top/DUT/one_full                          | Immediate      | SVA      | on     | 0             | 1          |
| ▲ /FIFO_top/DUT/two_almostfull                    | Immediate      | SVA      | on     | 0             | 1          |
| /FIFO_top/DUT/three_empty                         | Immediate      | SVA      | on     | 0             | 1          |
| /FIFO_top/DUT/four_almostempty                    | Immediate      | SVA      | on     | 0             | 1          |
| <u>→</u> /FIFO_top/DUT/overflow_flag_assert       | Concurrent     | SVA      | on     | 0             | 1          |
| <u>→</u> /FIFO_top/DUT/underflow_flag_assert      | Concurrent     | SVA      | on     | 0             | 1          |
| <u>→</u> /FIFO_top/DUT/wr_ack_flag_assert         | Concurrent     | SVA      | on     | 0             | 1          |
|                                                   | Concurrent     | SVA      | on     | 0             | 1          |
| <u>→</u> /FIFO_top/DUT/read_assert                | Concurrent     | SVA      | on     | 0             | 1          |
|                                                   | Concurrent     | SVA      | on     | 0             | 1          |
| → /FIFO_top/DUT/read_pri_assert                   | Concurrent     | SVA      | on     | 0             | 1          |
| /FIFO_top/TEST/#ublk#182146786#9/immed10          | Immediate      | SVA      | on     | 0             | 1          |

## 4. Coverage of assertions

| \lambda Cover Directives =         |          |         |     |       | · >>>>> |       |        |         |             |            |
|------------------------------------|----------|---------|-----|-------|---------|-------|--------|---------|-------------|------------|
| ▼ Name                             | Language | Enabled | Log | Count | AtLeast | Limit | Weight | Cmplt % | Cmplt graph | Included   |
| /FIFO_top/DUT/overflow_flag_cover  | SVA      | 1       | Off | 33007 | 1       | Unli  | 1      | 100%    |             | <b>■</b> ✓ |
| /FIFO_top/DUT/underflow_flag_cover | SVA      | 1       | Off | 509   | 1       | Unli  | 1      | 100%    |             | <b>-</b>   |
| /FIFO_top/DUT/wr_ack_flag_cover    | SVA      | 1       | Off | 35569 | 1       | Unli  | 1      | 100%    |             | <b>-</b>   |
| /FIFO_top/DUT/write_cover          | SVA      | 1       | Off | 24999 | 1       | Unli  | 1      | 100%    |             | <b>1</b>   |
| /FIFO_top/DUT/read_cover           | SVA      | 1       | Off | 8620  | 1       | Unli  | 1      | 100%    |             | <b>1</b>   |
| /FIFO_top/DUT/write_pri_cover      | SVA      | 1       | Off | 9911  | 1       | Unli  | 1      | 100%    |             | <b>1</b>   |
| /FIFO_top/DUT/read_pri_cover       | SVA      | 1       | Off | 354   | 1       | Unli  | 1      | 100%    |             | <b>•</b>   |

#### 5. Covergroups



#### 6. Full wave with assertions



## VII. Coverage Report

1. Code Coverage (toggle, branch, statement)

Toggle Coverage for instance /FIFO\_top/f\_if --

| Node           | 1H->0L | 0L->1H | "Coverage" |
|----------------|--------|--------|------------|
| almostempty    | 1      | 1      | 100.00     |
| almostfull     | 1      | 1      | 100.00     |
| clk            | 1      | 1      | 100.00     |
| data_in[15-0]  | 1      | 1      | 100.00     |
| data_out[15-0] | 1      | 1      | 100.00     |
| empty          | 1      | 1      | 100.00     |
| full           | 1      | 1      | 100.00     |
| overflow       | 1      | 1      | 100.00     |
| rd_en          | 1      | 1      | 100.00     |
| rst_n          | 1      | 1      | 100.00     |
| underflow      | 1      | 1      | 100.00     |
| wr_ack         | 1      | 1      | 100.00     |
| wr en          | 1      | 1      | 100.00     |

. -- --- - - -

Branch Coverage:

| Enabled Coverage | Bins | Hits | Misses | Coverage |
|------------------|------|------|--------|----------|
|                  |      |      |        |          |
| Branches         | 35   | 35   | 0      | 100.00%  |

-----Branch Details-----

Branch Coverage for instance /FIFO\_top/DUT

Statement Coverage:

| Enabled Coverage | Bins | Hits | Misses | Coverage |
|------------------|------|------|--------|----------|
|                  |      |      |        |          |
| Statements       | 29   | 29   | 0      | 100.00%  |

Statement Coverage for instance /FIFO\_top/DUT --

# 2. Functional Coverage

COVERGROUP COVERAGE:

| Covergroup                                      | Metric  | Goal | Bins | Status  |
|-------------------------------------------------|---------|------|------|---------|
| TYPE /FIFO_coverage_pkg/FIFO_coverage/FIFO_cvgr | 100.00% | 100  | -    | Covered |
| covered/total bins:                             | 70      | 70   | -    |         |
| missing/total bins:                             | 0       | 70   | -    |         |
| % Hit:                                          | 100.00% | 100  | -    |         |

## 3. Assertions

| === Instance: /FIFO_t<br>=== Design Unit: work |                            |    |    |         |         |
|------------------------------------------------|----------------------------|----|----|---------|---------|
| === Design Unit: Work                          |                            |    |    |         |         |
|                                                |                            |    |    |         |         |
| Assertion Coverage:                            |                            |    |    |         |         |
| Assertions                                     |                            | 12 | 12 | 0       | 100.00% |
| Name                                           | File(Line)                 |    |    | Failure |         |
| ridile                                         |                            |    |    | Count   | Count   |
| /FIFO top/DUT/reset                            |                            |    |    | 0       | 1       |
| /FIFO_top/DUT/one_ful                          | 1                          |    |    |         |         |
|                                                | FIF0.sv(17)                |    |    | 0       | 1       |
| /FIFO_top/DUT/two_alm                          | ostfull                    |    |    |         |         |
|                                                | FIF0.sv(20)                |    |    | 0       | 1       |
| /FIFO_top/DUT/three_e                          |                            |    |    |         |         |
|                                                | FIF0.sv(23)                |    |    | 0       | 1       |
| /FIFO_top/DUT/four_al                          |                            |    |    |         |         |
|                                                | FIF0.sv(26)                |    |    | 0       | 1       |
| /FIFO_top/DUT/overflo                          |                            |    |    | _       |         |
|                                                | FIF0.sv(32)                |    |    | 0       | 1       |
| /FIFO_top/DUT/underfl                          |                            |    |    |         |         |
| (ETEO : (DIT / )                               | FIF0.sv(38)                |    |    | 0       | 1       |
| /FIFO_top/DUT/wr_ack_                          | flag_assert<br>FIFO.sv(44) |    |    | 0       | 1       |
| /FIFO top/DUT/write a                          |                            |    |    | О       | 1       |
| /FIFO_top/DUI/Write_a                          | FIFO.sv(50)                |    |    | 0       | 1       |
| /FIFO top/DUT/read as                          |                            |    |    | · ·     | 1       |
|                                                | FIF0.sv(56)                |    |    | 0       | 1       |
| /FIFO top/DUT/write p                          |                            |    |    | •       | -       |
| , . 1. o_cop, ,                                | FIF0.sv(62)                |    |    | 0       | 1       |
| /FIFO top/DUT/read pr                          |                            |    |    |         | _       |
| ,,                                             | FIF0.sv(68)                |    |    | 0       | 1       |
| Branch Coverage:                               | (/                         |    |    |         |         |